# Quantization: Accuracy vs. Efficiency

CPRE 482X - Dr. Duwe

Dawood Ghauri Jacob Larimore Ryan Hunt

## Purpose:

The purpose of our project is to compare the accuracy of a quantized deep neural network with the effects on the design area, power and timing.

# **Code Implementation:**

We will reuse our C++ implementation from the previous labs for the 32-bit DNN and the 8-bit DNN, but we will take it one step further and also implement a 4-bit DNN. We will compare the values from these DNNs with what we expect and find a max difference between them. This will help us in determining how accurate each implementation is. As our values become more quantized, we expect our values to become less accurate when compared to the outputs we received from performing inference using TensorFlow.

# **Hardware Implementation:**

This project will go even further than our labs by creating simple, 32-bit, 8-bit and 4-bit quantized MAC models in verilog, synthesizing them in Genus, and collecting timing, power, and area reports for the synthesized circuits. We expect the hardware metrics to improve as the lower bits are implemented. We will compare our results with the code implementation and also observe how results align with what we expect.

#### Code Design:

As stated in the Code Implementation, we converted our lab 2 code to suit our needs for calculating the accuracy of our 32-bit, 8-bit, and 4-bit MACs. We decided to go through the first and second layers as both of these were convolutional layers that were able to be quantized, and we felt that these two layers would be sufficient in showing the differences between different quantized results. Both layers accepted a float input, quantized, performed convolution, then dequantized for comparison/analysis and for the input to the next layer. The 32-bit used the float data type, while 8-bit and 4-bit data used the uint8\_t datatype as we are not able to use a 4 bit data type in C++. Using uin8\_t to store our 4-bit quantization would have been a problem if we were measuring timing in C++, however we are comparing timing using our hdl MAC units. Using the uint8\_t data type should not affect the results we receive for accuracy.

### **Code Simulation:**

| Biggest<br>Difference | Conv1    | Conv2    |
|-----------------------|----------|----------|
| 32 bit                | 0.000001 | 0.000001 |
| 8 bit                 | 0.014975 | 0.03018  |
| 4 bit                 | 0.23554  | 2.576106 |

**Table 1: Max Difference from Tensorflow Outputs** 

As we can see in Table 1, the difference in accuracy from the 32 bit to 8 bit is different by quite a few magnitudes while the difference between 8-bit and 4-bit is only different by about 1 magnitude for the first layer but got exponentially worse for the second layer. We believe this is because there were lots of values that got rounded down to 0 for the 4-bit implementation.

```
conv1 diff for 32 bit: 0.000001
conv1 diff for 8 bit: 0.014975
conv1 diff for 4 bit: 0.235540
conv1 accumulate for 32 bit: 0.001517
conv1 accumulate for 8 bit: 106.860832
conv1 accumulate for 4 bit: 1730.818481
convltime: 0.449 seconds.
Read weights: 25600
Read weights: 25600
Read weights: 25600
Read biases: 32
Read biases: 32
Read biases: 32
Conv1 UInt: 19
Read intermediate images: 100352
conv2 diff for 32 bit: 0.000001
conv2 diff for 8 bit: 0.030180
conv2 diff for 4 bit: 2.576106
conv2 accumulate for 32 bit: 0.001148
conv2 accumulate for 8 bit: 64.064308
conv2 accumulate for 4 bit: 4085.134033
conv2time: 4.277 seconds.
[Iteration: 0] [Time: 4.726s] Complete.
```

**Figure 1: Console Printed Results for Code Simulations** 

Figure 1 is showing the raw output information that we collected from simulating our code. Both "conv1 diff.." and "conv2 diff.." show the max difference for each of the implementations. The "conv1 accumulate.." and "conv2 accumulate.." give an added benchmark to show what accumulated differences look like for each implementation.

Real: 0.232156 32 bit: 0.232156 8 bit: 0.228067 4 bit: 0.024664 Real: 0.037895 32 bit: 0.037895 8 bit: 0.042643 4 bit: 0.000000 Real: 0.167106 32 bit: 0.167106 8 bit: 0.163953 4 bit: 0.000000 Real: 0.263040 32 bit: 0.263040 8 bit: 0.269390 4 bit: 0.000000 Real: 0.331429 32 bit: 0.331429 8 bit: 0.328785 4 bit: 0.024664

Figure 2: Console Output for Real Values (Test Inputs), Float-32, 8-bit, and 4-bit Convolution.

Figure 2 is showing an output stream of results when looping through convolution for every quantization MAC. Real represents the values we received from Tensorflow while all the other values correspond to their respective MAC unit.

### Hardware Design:

Figure 3 shows the code implementation of our simplified MAC design in verilog. We wanted to keep the MAC unit fairly simple as we are only doing a side-by-side comparison of quantization and not actually applying the model to anything that would need handling. We basically have the exact same code for 32-bit, 8-bit, and 4-bit quantization as seen in Figure 3, only the input signal and output reg change BUS size accordingly. Figure 4 is a simulated test bench to confirm our MAC model works.

```
module MAC 32bit(ifmap, weights, lastdata, accumulation, en, clk, reset);
input [31:0] ifmap, weights;
input en, clk, reset, lastdata;
output reg [31:0] accumulation;
reg [31:0] temp;
always @(posedge clk)
begin
    if(reset) begin
        accumulation <= 0;
        temp
                     <= 0;
    end else if (en) begin
        if(lastdata) begin
            accumulation <= (ifmap*weights)+temp;
            temp
                         <= 0;
        end else
            temp <= (ifmap*weights)+temp;</pre>
    end
end
endmodule
```

Figure 3: MAC Model Verilog Code

Figure 3 above shows the verilog code of the 32-bit implementation of the MAC unit.



**Figure 4: MAC Model Simulation** 

Figure 4 above shows a simple testbench demonstrating that the MAC is working as expected.

# **Hardware Synthesis Reports:**

After we created our circuits in Verilog, we used Genus to synthesize the circuits and run timing, power, and area reports for each. The following pictures and figures show the results we got.

# 32-bit Implementation:

Clock period: 1.5 ns

| Pin                                                                        | Type     | Fanout |     | Slew<br>(ps) |           |              |
|----------------------------------------------------------------------------|----------|--------|-----|--------------|-----------|--------------|
| (clock clk)                                                                | launch   |        |     |              |           | 0            |
| temp reg[3]/CP                                                             |          |        |     | Θ            | +0        | 0            |
| temp_reg[3]/Q                                                              | DFKCNQD1 | 2      | 2.7 | 27           | +133      | 133          |
| 27019/A1                                                                   |          |        |     |              | +0        | 133          |
| j27019/Z                                                                   | XOR3D1   | 2      | 2.4 | 41           | +181      | 314          |
| sa_tree_add_18_44_groupi_g25684/A1                                         |          |        |     |              | +0        | 314          |
| sa_tree_add_18_44_groupi_g25684/ZN                                         | NR2D1    | 2      | 2.1 | 52           | +23       | 337          |
| ssa_tree_add_18_44_groupi_g25538/A1                                        | 0412101  | -      | 2.6 | 0.7          | +0        | 337          |
| csa_tree_add_18_44_groupi_g25538/ZN<br>csa_tree_add_18_44_groupi_g25457/A1 | OAI21D1  | 3      | 3.6 | 87           | +63       | 400          |
| csa tree_add_10_44_groupi_g25457/AI                                        | A0I21D1  | 2      | 2.5 | 46           | +0<br>+46 | 400<br>447   |
| sa tree_add_18_44_groupi_g25457/2N                                         | AUIZIDI  | 2      | 2.5 | 40           | +40       | 447          |
| csa tree add 18 44 groupi g25391/ZN                                        | 0AI21D1  | 3      | 3.6 | 87           | +62       | 509          |
| csa tree add 18 44 groupi g25347/A1                                        |          |        |     |              | +0        | 509          |
| csa tree add 18 44 groupi g25347/ZN                                        | ND2D1    | 1      | 1.2 | 37           | +38       | 546          |
| sa tree add 18 44 groupi g25338/A1                                         |          |        |     |              | +0        | 546          |
| sa_tree_add_18_44_groupi_g25338/ZN                                         | ND2D1    | 3      | 4.8 | 54           | +40       | 586          |
| sa_tree_add_18_44_groupi_g25301/A1                                         |          |        |     |              | +0        | 586          |
| csa_tree_add_18_44_groupi_g25301/ZN                                        | A0I21D2  | 3      | 4.8 | 42           | +40       | 626          |
| csa_tree_add_18_44_groupi_g25251/A1                                        |          |        |     |              | +0        | 626          |
| csa_tree_add_18_44_groupi_g25251/ZN                                        | OAI21D2  | 3      | 4.8 | 69           | +52       | 678          |
| sa_tree_add_18_44_groupi_g25223/A1                                         |          |        |     |              | +0        | 678          |
| sa_tree_add_18_44_groupi_g25223/ZN                                         | A0I21D2  | 3      | 4.8 | 44           | +43       | 721          |
| sa_tree_add_18_44_groupi_g25184/A1                                         | 0412102  | 3      | 3.6 | 59           | +0<br>+46 | 721<br>767   |
| ssa_tree_add_18_44_groupi_g25184/ZN<br>ssa_tree_add_18_44_groupi_g25173/A1 | OAI21D2  | 3      | 3.0 | 39           | +40       | 767          |
| csa tree add 18 44 groupi g25173/XN                                        | A0I21D1  | 2      | 4.1 | 56           | +49       | 816          |
| sa tree add 18 44 groupi g25169/A1                                         | AUIZIDI  |        | 7.1 | 50           | +0        | 816          |
| sa tree add 18 44 groupi g25169/ZN                                         | 0AI21D2  | 3      | 4.8 | 70           | +55       | 872          |
| csa tree add 18 44 groupi g25167/A1                                        |          |        |     |              | +0        | 872          |
| sa tree add 18 44 groupi g25167/ZN                                         | A0I21D2  | 3      | 4.8 | 44           | +43       | 915          |
| sa_tree_add_18_44_groupi_g25165/A1                                         |          |        |     |              | +0        | 915          |
| sa_tree_add_18_44_groupi_g25165/ZN                                         | 0AI21D2  | 3      | 6.5 | 84           | +60       | 975          |
| sa_tree_add_18_44_groupi_g25163/A1                                         |          |        |     |              | +0        | 975          |
| sa_tree_add_18_44_groupi_g25163/ZN                                         | A0I21D4  | 5      | 6.4 | 40           | +41       | 1016         |
| sa_tree_add_18_44_groupi_g25159/A1                                         |          | _      |     |              | +0        | 1016         |
| sa_tree_add_18_44_groupi_g25159/ZN                                         | NR3D1    | 2      | 2.3 | 62           | +42       | 1058         |
| 2/41                                                                       | T0421D2  | -      | 4.3 | 20           | +0        | 1058         |
| 12/ZN                                                                      | I0A21D2  | 3      | 4.3 | 38           | +71       | 1129<br>1129 |
| sa_tree_add_18_44_groupi_g25147/A1                                         | CKNDSDS  | 4      | E 0 | 38           | +0        |              |
| sa_tree_add_18_44_groupi_g25147/ZN<br>sa tree add 18 44 groupi g25139/A1   | CKND2D2  | 4      | 5.9 | 30           | +34<br>+0 | 1163<br>1163 |
| sa tree add 18 44 groupi g25139/XI                                         | 0AI21D2  | 3      | 4.3 | 65           | +49       | 1212         |
| sa tree add 18 44 groupi g25133/A1                                         | UNIZIDZ  | ,      | 4.5 | 03           | +0        | 1212         |
| sa tree add 18 44 groupi g25133/ZN                                         | CKND2D2  | 2      | 3.6 | 33           | +33       | 1244         |
| sa tree add 18 44 groupi g25127/A1                                         |          | _      |     |              | +0        | 1244         |
| sa tree add 18 44 groupi g25127/ZN                                         | 0AI21D2  | 2      | 2.9 | 53           | +41       | 1285         |
| 26923/A1                                                                   |          |        |     |              | +0        | 1285         |
| 26923/ZN                                                                   | XNR2D1   | 2      | 1.9 | 37           | +92       | 1377         |
| emp_reg[30]/D <<<                                                          | DFKCNQD1 |        |     |              | +0        | 1377         |
| cemp_reg[30]/CP                                                            | setup    |        |     | Θ            | +119      | 1496         |
|                                                                            |          |        |     |              |           |              |
| clock clk)                                                                 | capture  |        |     |              |           | 1500         |

Timing slack : 4ps
Start-point : temp\_reg[3]/CP
End-point : temp\_reg[30]/D

Figure 5: Timing Report for 32-bit Implementation

```
Instance Module Cell Count Cell Area Net Area Total Area Wireload

MAC_32bit 1550 4857.480 0.000 4857.480 ZeroWireload (S)

(S) = wireload_was automatically selected
```

Figure 6: Area Report for 32-bit Implementation

Power Unit: W

PDB Frames: /stim#0/frame#0

| Category                                                           | Leakage                                                                                               | Internal                                                                                              | Switching                                                                                             | Total                                                                                                 | Row%                                                          |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| memory<br>register<br>latch<br>logic<br>bbox<br>clock<br>pad<br>pm | 0.00000e+00<br>3.32755e-06<br>0.00000e+00<br>3.12953e-05<br>0.00000e+00<br>8.07805e-08<br>0.00000e+00 | 0.00000e+00<br>1.89212e-04<br>0.00000e+00<br>8.24425e-04<br>0.00000e+00<br>7.66381e-06<br>0.00000e+00 | 0.00000e+00<br>6.23700e-06<br>0.00000e+00<br>5.12592e-04<br>0.00000e+00<br>8.64000e-06<br>0.00000e+00 | 0.00000e+00<br>1.98777e-04<br>0.00000e+00<br>1.36831e-03<br>0.00000e+00<br>1.63846e-05<br>0.00000e+00 | 0.00%<br>12.55%<br>0.00%<br>86.41%<br>0.00%<br>1.03%<br>0.00% |
| Subtotal<br>Percentage                                             | 3.47036e-05<br>2.19%                                                                                  | 1.02130e-03<br>64.50%                                                                                 | 5.27469e-04<br>33.31%                                                                                 | 1.58347e-03<br>100.00%                                                                                | 99.99%                                                        |

Figure 7: Power Report for 32-bit Implementation

# **8-bit Implementation:**

Clock period: 1.5 ns

| Pin                                   |     | Туре     | Fanout |     |    | _    | Arrival<br>(ps) |   |
|---------------------------------------|-----|----------|--------|-----|----|------|-----------------|---|
| (clock clk)                           |     | launch   |        |     |    |      | 0               | R |
| temp reg[1]/CP                        |     |          |        |     | 0  | +0   | Θ               | R |
| temp reg[1]/Q                         |     | DFKCNQD1 | 1      | 1.2 | 20 | +127 | 127             | F |
| csa tree ADD TC OP groupi g920/A      |     |          |        |     |    | +0   | 127             |   |
| csa tree ADD TC OP groupi g920/C0     |     | FA1D0    | 1      | 1.2 | 37 | +161 | 288             | F |
| csa_tree_ADD_TC_OP_groupi_g908/CI     |     |          |        |     |    | +0   | 288             |   |
| csa_tree_ADD_TC_OP_groupi_g908/C0     |     | FA1D0    | 1      | 1.2 | 37 | +89  | 377             | F |
| csa_tree_ADD_TC_OP_groupi_g900/CI     |     |          |        |     |    | +0   | 377             |   |
| csa_tree_ADD_TC_OP_groupi_g900/C0     |     | FA1D0    | 1      | 1.2 | 37 | +89  | 466             | F |
| csa_tree_ADD_TC_OP_groupi_g897/CI     |     |          |        |     |    | +0   | 466             |   |
| csa_tree_ADD_TC_OP_groupi_g897/C0     |     | FA1D0    | 1      | 2.2 | 47 | +98  |                 | F |
| g997/D                                |     |          |        |     |    | +0   | 564             |   |
| g997/C0                               |     | CMPE42D1 | 1      | 2.2 | 37 | +128 |                 | F |
| g996/D                                |     |          | _      |     |    | +0   | 692             | _ |
| g996/S                                |     | CMPE42D1 | 2      | 2.0 | 42 | +188 |                 | R |
| temp_reg[6]/D                         | <<< | DFKCNQD1 |        |     | _  | +0   | 880             | _ |
| temp_reg[6]/CP                        |     | setup    |        |     | 0  | +120 | 999             | R |
| (clock clk)                           |     | capture  |        |     |    |      | 1500            | R |
| Cost Group : 'clk' (path_group 'clk') |     |          |        |     |    |      |                 |   |

Timing slack : 501ps
Start-point : temp\_reg[1]/CP
End-point : temp\_reg[6]/D

Figure 8: Timing Report for 8-bit Implementation

```
Instance Module Cell Count Cell Area Net Area Total Area Wireload

MAC_8bit 113 455.400 0.000 455.400 ZeroWireload (S)

(S) = wireload_was automatically selected
```

Figure 9: Area Report for 8-bit Implementation

| - 1 | Power Unit: W PDB Frames: /st | im#0/frame#0 |             |             |             |         |
|-----|-------------------------------|--------------|-------------|-------------|-------------|---------|
|     | Category                      | Leakage      | Internal    | Switching   | Total       | Row%    |
|     | memory                        | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
|     | register                      | 8.34396e-07  | 3.94928e-05 | 7.83000e-07 | 4.11102e-05 | 31.41%  |
|     | latch                         | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
|     | logic                         | 2.84674e-06  | 5.48952e-05 | 2.08532e-05 | 7.85952e-05 | 60.05%  |
|     | bbox                          | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
|     | clock                         | 8.07805e-08  | 7.63733e-06 | 3.45600e-06 | 1.11741e-05 | 8.54%   |
|     | pad                           | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
|     | pm                            | 0.00000e+00  | 0.00000e+00 | 0.00000e+00 | 0.00000e+00 | 0.00%   |
|     |                               |              |             |             |             |         |
|     | Subtotal                      | 3.76192e-06  | 1.02025e-04 | 2.50922e-05 | 1.30879e-04 | 100.00% |
|     | Percentage                    | 2.87%        | 77.95%      | 19.17%      | 100.00%     | 100.00% |
| ١   |                               |              |             |             |             |         |

Figure 10: Power Report for 8-bit Implementation

# 4-bit Implementation:

Clock period: 1.5 ns

| Pin                | Туре        | Fanout   |     |    | Delay<br>(ps) | Arrival<br>(ps) |   |
|--------------------|-------------|----------|-----|----|---------------|-----------------|---|
| (clock clk)        | launch      |          |     |    |               | 0               | R |
| temp_reg[2]/CP     |             |          |     | 0  | +0            | 0               | R |
| temp_reg[2]/Q      | DFKCNQD1    | 3        | 3.2 | 29 | +135          | 135             | F |
| g631/B1            |             |          |     |    | +0            | 135             |   |
| g631/ZN            | MOAI22D1    | 2        | 2.3 | 46 | +63           | 198             | F |
| g622/A3            |             |          |     |    | +0            | 198             |   |
| g622/ZN            | XNR3D1      | 1        | 1.2 | 35 | +114          | 311             | F |
| g611/A             |             |          |     |    | +0            | 311             |   |
| g611/C0            | FA1D0       | 2        | 2.5 | 50 | +176          | 487             | F |
| g608/A2            |             |          |     |    | +0            | 487             |   |
| g608/ZN            | MOAI22D1    | 2        | 2.0 | 63 | +54           | 541             | R |
| temp_reg[3]/D <<<  | DFKCNQD1    |          |     |    | +0            | 541             |   |
| temp_reg[3]/CP     | setup       |          |     | 0  | +123          | 665             | R |
|                    |             |          |     |    |               |                 | - |
| (clock clk)        | capture     |          |     |    |               | 1500            | R |
|                    |             |          |     |    |               |                 |   |
| Cost Group : 'clk  | ' (path_gro | oup 'clk | (') |    |               |                 |   |
| _                  | 835ps       |          |     |    |               |                 |   |
| Start-point : temp |             |          |     |    |               |                 |   |
| End-point : temp   | _reg[3]/D   |          |     |    |               |                 |   |

Figure 11: Timing Report for 4-bit Implementation

|   | Instance Module         | Cell Count  | Cell Area   | Net Area | Total Area | Wireload         |
|---|-------------------------|-------------|-------------|----------|------------|------------------|
| - | MAC_4bit (S) = wireload |             |             |          |            | ZeroWireload (S) |
|   | (S) = wireload          | was automat | ically sele | cted     |            |                  |

Figure 12: Area Report for 4-bit Implementation

Power Unit: W

PDB Frames: /stim#0/frame#0

| Category                                                     | Leakage                                                                                                              | Internal                                                                                              | Switching                                                                                             | Total                                                                                                 | Row%                                                                    |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| memory<br>register<br>latch<br>logic<br>bbox<br>clock<br>pad | 0.00000e+00<br>4.18149e-07<br>0.00000e+00<br>6.98440e-07<br>0.00000e+00<br>8.07805e-08<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>1.82327e-05<br>0.00000e+00<br>1.05159e-05<br>0.00000e+00<br>7.57836e-06<br>0.00000e+00 | 0.00000e+00<br>6.75000e-07<br>0.00000e+00<br>6.25493e-06<br>0.00000e+00<br>2.59200e-06<br>0.00000e+00 | 0.00000e+00<br>1.93259e-05<br>0.00000e+00<br>1.74693e-05<br>0.00000e+00<br>1.02511e-05<br>0.00000e+00 | 0.00%<br>41.08%<br>0.00%<br>37.13%<br>0.00%<br>21.79%<br>0.00%<br>0.00% |
| Subtotal<br>Percentage                                       | 1.19737e-06<br>2.55%                                                                                                 | 3.63270e-05<br>77.22%                                                                                 | 9.52193e-06<br>20.24%                                                                                 | 4.70463e-05<br>100.00%                                                                                | 100.00%                                                                 |

Figure 13: Power Report for 4-bit Implementation



Figure 14: Quantization Area Comparison

# Timing (Slack) 750 500 250

32 Bit

**Figure 15: Quantization Timing Comparison** 

4 Bit

8 Bit



Figure 16: Quantization Power Comparison

# **Source of Error:**

While implementing this project we realized one source of error that did occur: our implemented simple MAC only does fixed point unsigned multiplication and addition. This fits with our quantized 4 and 8 bit numbers, but with 32 bits, we used floating point. This is something that just needs to be kept in mind as this should not affect the accuracy of the project as a whole that much.

### **Conclusion:**

After looking through the data that we collected we came to the conclusion that the 8-bit implementation would be best for a general use DNN. The 8-bit implementation is still fairly accurate while being improved greatly in the hardware implementation with area, timing and power. There is still merit to the other implementations as the 32-bit implementation would be very good if you needed extremely accurate data and were not concerned with any hardware metrics. The 4-bit implementation would be good if you did not need a very accurate system but you had very strict hardware requirements.